USB PHY Debug Register
OTGIDPIOLOCK | Once OTG ID from USBPHY_STATUS_OTGID_STATUS is sampled, use this to hold the value |
DEBUG_INTERFACE_HOLD | Use holding registers to assist in timing for external UTMI interface. |
HSTPULLDOWN | This bit field selects whether to connect pulldown resistors on the USB_DP/USB_DM pins if the corresponding pulldown overdrive mode is enabled through USBPHY_DEBUG[5:4} Set bit 3 to value 1’b1 to connect the 15ohm pulldown on USB_DP line |
ENHSTPULLDOWN | This bit field selects host pulldown overdrive mode |
TX2RXCOUNT | Delay in between the end of transmit to the beginning of receive |
ENTX2RXCOUNT | Set this bit to allow a countdown to transition in between TX and RX. |
SQUELCHRESETCOUNT | Delay in between the detection of squelch to the reset of high-speed RX. |
ENSQUELCHRESET | Set bit to allow squelch to reset high-speed receive. |
SQUELCHRESETLENGTH | Duration of RESET in terms of the number of 480-MHz cycles. |
HOST_RESUME_DEBUG | Choose to trigger the host resume SE0 with HOST_FORCE_LS_SE0 = 0 or UTMI_SUSPEND = 1. |
CLKGATE | Gate Test Clocks |